Low Power Scan Chain Reordering Method with Limited Routing Congestion for Code-based Test Data Compression
- Authors
- Kim, Dooyoung; Ansari, M. Adil; Jung, Jihun; Park, Sungju
- Issue Date
- Oct-2016
- Publisher
- IEEK PUBLICATION CENTER
- Keywords
- Test data compression; code-based test data compression; scan chain reordering; low power testing; routing congestion
- Citation
- JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, v.16, no.5, pp 582 - 594
- Pages
- 13
- Indexed
- SCIE
SCOPUS
KCI
- Journal Title
- JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE
- Volume
- 16
- Number
- 5
- Start Page
- 582
- End Page
- 594
- URI
- https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/12726
- DOI
- 10.5573/JSTS.2016.16.5.582
- ISSN
- 1598-1657
2233-4866
- Abstract
- Various test data compression techniques have been developed to reduce the test costs of system-on-a-chips. In this paper, a scan chain reordering algorithm for code-based test data compression techniques is proposed. Scan cells within an acceptable relocation distance are ranked to reduce the number of conflicts in all test patterns and rearranged by a positioning algorithm to minimize the routing overhead. The proposed method is demonstrated on ISCAS '89 benchmark circuits with their physical layout by using a 180 nm CMOS process library. Significant improvements are observed in compression ratio and test power consumption with minor routing overhead.
- Files in This Item
-
Go to Link
- Appears in
Collections - COLLEGE OF COMPUTING > SCHOOL OF COMPUTER SCIENCE > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.