A Low-Power Incremental Delta-Sigma ADC for CMOS Image Sensors
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Lee, Ilseop | - |
dc.contributor.author | Kim, Byoungho | - |
dc.contributor.author | Lee, Byung-Geun | - |
dc.date.accessioned | 2021-06-22T17:03:28Z | - |
dc.date.available | 2021-06-22T17:03:28Z | - |
dc.date.issued | 2016-04 | - |
dc.identifier.issn | 1549-7747 | - |
dc.identifier.issn | 1558-3791 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/14118 | - |
dc.description.abstract | This brief presents a second-order incremental delta-sigma analog-to-digital converter (ADC) for CMOS image sensors (CISs). The ADC that employs a cascade of integrators with a feedforward architecture uses only one operational transconductance amplifier (OTA) by sharing the OTA between the first and second stages of the modulator. Further power and area savings are achieved by using a self-biasing amplifier and the proposed level-shifting technology, which allows active signal summation at the quantizer input node without using an additional OTA. Fabricated in the 0.18-mu m CIS process, the 10-bit ADC occupies a die area of 0.002 mm(2) and consumes 29.5 mu W from a 1.8-V supply. The measured differential nonlinearity and integral nonlinearity are less than +0.22/-0.2 and +0.71/-0.89 LSB, respectively. Operating at 20 MS/s, the ADC provides signal-to-noise-distortion ratios of 57.7 and 62.3 dB for signal bandwidths of 156.25 and 78.125 kHz, respectively. | - |
dc.format.extent | 5 | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.title | A Low-Power Incremental Delta-Sigma ADC for CMOS Image Sensors | - |
dc.type | Article | - |
dc.publisher.location | 미국 | - |
dc.identifier.doi | 10.1109/TCSII.2015.2503706 | - |
dc.identifier.scopusid | 2-s2.0-84963985210 | - |
dc.identifier.wosid | 000373137300011 | - |
dc.identifier.bibliographicCitation | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, v.63, no.4, pp 371 - 375 | - |
dc.citation.title | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS | - |
dc.citation.volume | 63 | - |
dc.citation.number | 4 | - |
dc.citation.startPage | 371 | - |
dc.citation.endPage | 375 | - |
dc.type.docType | Article | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | sci | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.subject.keywordPlus | MODULATOR | - |
dc.subject.keywordPlus | AMPLIFIERS | - |
dc.subject.keywordAuthor | Amplifier sharing | - |
dc.subject.keywordAuthor | analog-to-digital converter (ADC) | - |
dc.subject.keywordAuthor | cascade of integrators with feedforward (CIFF) | - |
dc.subject.keywordAuthor | complimentary metal-oxide-semiconductor (CMOS) image sensor (CIS) | - |
dc.subject.keywordAuthor | delta-sigma (Delta Sigma) modulator | - |
dc.subject.keywordAuthor | self-bias amplifier | - |
dc.identifier.url | https://ieeexplore.ieee.org/document/7337425 | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.