Efficient Low-power Scan Test Method based on Exclusive Scan and Scan Chain Reordering
- Authors
- Dooyoung Kim; Jinuk Kim; Muhammad Ibtesam; Umair Saeed Solangi; Sungju Park
- Issue Date
- Aug-2020
- Publisher
- 대한전자공학회
- Keywords
- Design-for-testability (DFT); shift power reduction; low power testing; scan chain reordering
- Citation
- JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, v.20, no.4, pp 390 - 404
- Pages
- 15
- Indexed
- SCIE
SCOPUS
KCI
- Journal Title
- JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE
- Volume
- 20
- Number
- 4
- Start Page
- 390
- End Page
- 404
- URI
- https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/1531
- DOI
- 10.5573/JSTS.2020.20.4.390
- ISSN
- 1598-1657
2233-4866
- Abstract
- With advancements in process technology and ever-increasing complexity of digital circuits, testing has become a prominent problem. The lengthy scan chains used for testing semiconductor chips cause not only the longer test time but also excessive test power consumption. Such excessive test power (especially peak power during shifting) can cause reliability degradation for the semiconductor. To resolve this problem, we introduce an exclusive shift-in and shift-out method along with a scan chain reordering algorithm. The proposed method is evaluated with several benchmark circuits including ISCAS’89, ITC’99 and IWLS’05. The results indicate that the proposed technique reduces the average power and helps mitigating the peak power consumption. In addition, an optimization method is introduced to reduce the area overhead of proposed scan technique. As a result, area overhead of proposed scan architecture was reduced to 1-11%.
- Files in This Item
-
Go to Link
- Appears in
Collections - COLLEGE OF COMPUTING > SCHOOL OF COMPUTER SCIENCE > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.