Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

An SEU-Tolerant DICE Latch Design With Feedback Transistors

Full metadata record
DC Field Value Language
dc.contributor.authorWang, H. -B.-
dc.contributor.authorLi, Y. -Q.-
dc.contributor.authorChen, L.-
dc.contributor.authorLi, L. -X.-
dc.contributor.authorLiu, R.-
dc.contributor.authorBaeg, S.-
dc.contributor.authorMahatme, N.-
dc.contributor.authorBhuva, B. L.-
dc.contributor.authorWen, S. -J.-
dc.contributor.authorWong, R.-
dc.contributor.authorFung, R.-
dc.date.accessioned2021-06-22T20:21:45Z-
dc.date.available2021-06-22T20:21:45Z-
dc.date.issued2015-04-
dc.identifier.issn0018-9499-
dc.identifier.issn1558-1578-
dc.identifier.urihttps://scholarworks.bwise.kr/erica/handle/2021.sw.erica/18752-
dc.description.abstractThis paper presents an SEU-tolerant Dual Interlocked Storage Cell (DICE) latch design with both PMOS and NMOS transistors in the feedback paths. The feedback transistors improve the SEU tolerance by increasing the feedback loop delay during the hold mode. The latch design was implemented in a shift register fashion at a 130-nm bulk CMOS process node. Exposures to heavy-ions exhibited a significantly higher upset LET threshold and lower cross-section compared with the traditional DICE latch design. Performance penalties in terms of write delay, power, and area are non-significant compared to traditional DICE design.-
dc.format.extent7-
dc.language영어-
dc.language.isoENG-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleAn SEU-Tolerant DICE Latch Design With Feedback Transistors-
dc.typeArticle-
dc.publisher.location미국-
dc.identifier.doi10.1109/TNS.2015.2399019-
dc.identifier.scopusid2-s2.0-85027929441-
dc.identifier.wosid000352887500018-
dc.identifier.bibliographicCitationIEEE TRANSACTIONS ON NUCLEAR SCIENCE, v.62, no.2, pp 548 - 554-
dc.citation.titleIEEE TRANSACTIONS ON NUCLEAR SCIENCE-
dc.citation.volume62-
dc.citation.number2-
dc.citation.startPage548-
dc.citation.endPage554-
dc.type.docTypeArticle-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClasssci-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalResearchAreaNuclear Science & Technology-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.relation.journalWebOfScienceCategoryNuclear Science & Technology-
dc.subject.keywordPlusSINGLE-EVENT UPSET-
dc.subject.keywordPlusCMOS TECHNOLOGY-
dc.subject.keywordPlusFLIP/FLOP DESIGNS-
dc.subject.keywordPlusCHARGE COLLECTION-
dc.subject.keywordPlusERROR RATES-
dc.subject.keywordPlusHEAVY-ION-
dc.subject.keywordPlusNODE-
dc.subject.keywordPlusMITIGATION-
dc.subject.keywordPlusDEPENDENCE-
dc.subject.keywordAuthorCharge sharing-
dc.subject.keywordAuthordual interlocked storage cell (DICE)-
dc.subject.keywordAuthorradiation hardening-
dc.subject.keywordAuthorsingle event upset-
dc.subject.keywordAuthorsoft error-
dc.identifier.urlhttps://ieeexplore.ieee.org/document/7052424-
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Baeg, Sanghyeon photo

Baeg, Sanghyeon
ERICA 공학대학 (SCHOOL OF ELECTRICAL ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE