An SEU-Tolerant DICE Latch Design With Feedback Transistors
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Wang, H. -B. | - |
dc.contributor.author | Li, Y. -Q. | - |
dc.contributor.author | Chen, L. | - |
dc.contributor.author | Li, L. -X. | - |
dc.contributor.author | Liu, R. | - |
dc.contributor.author | Baeg, S. | - |
dc.contributor.author | Mahatme, N. | - |
dc.contributor.author | Bhuva, B. L. | - |
dc.contributor.author | Wen, S. -J. | - |
dc.contributor.author | Wong, R. | - |
dc.contributor.author | Fung, R. | - |
dc.date.accessioned | 2021-06-22T20:21:45Z | - |
dc.date.available | 2021-06-22T20:21:45Z | - |
dc.date.issued | 2015-04 | - |
dc.identifier.issn | 0018-9499 | - |
dc.identifier.issn | 1558-1578 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/18752 | - |
dc.description.abstract | This paper presents an SEU-tolerant Dual Interlocked Storage Cell (DICE) latch design with both PMOS and NMOS transistors in the feedback paths. The feedback transistors improve the SEU tolerance by increasing the feedback loop delay during the hold mode. The latch design was implemented in a shift register fashion at a 130-nm bulk CMOS process node. Exposures to heavy-ions exhibited a significantly higher upset LET threshold and lower cross-section compared with the traditional DICE latch design. Performance penalties in terms of write delay, power, and area are non-significant compared to traditional DICE design. | - |
dc.format.extent | 7 | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.title | An SEU-Tolerant DICE Latch Design With Feedback Transistors | - |
dc.type | Article | - |
dc.publisher.location | 미국 | - |
dc.identifier.doi | 10.1109/TNS.2015.2399019 | - |
dc.identifier.scopusid | 2-s2.0-85027929441 | - |
dc.identifier.wosid | 000352887500018 | - |
dc.identifier.bibliographicCitation | IEEE TRANSACTIONS ON NUCLEAR SCIENCE, v.62, no.2, pp 548 - 554 | - |
dc.citation.title | IEEE TRANSACTIONS ON NUCLEAR SCIENCE | - |
dc.citation.volume | 62 | - |
dc.citation.number | 2 | - |
dc.citation.startPage | 548 | - |
dc.citation.endPage | 554 | - |
dc.type.docType | Article | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | sci | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalResearchArea | Nuclear Science & Technology | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.relation.journalWebOfScienceCategory | Nuclear Science & Technology | - |
dc.subject.keywordPlus | SINGLE-EVENT UPSET | - |
dc.subject.keywordPlus | CMOS TECHNOLOGY | - |
dc.subject.keywordPlus | FLIP/FLOP DESIGNS | - |
dc.subject.keywordPlus | CHARGE COLLECTION | - |
dc.subject.keywordPlus | ERROR RATES | - |
dc.subject.keywordPlus | HEAVY-ION | - |
dc.subject.keywordPlus | NODE | - |
dc.subject.keywordPlus | MITIGATION | - |
dc.subject.keywordPlus | DEPENDENCE | - |
dc.subject.keywordAuthor | Charge sharing | - |
dc.subject.keywordAuthor | dual interlocked storage cell (DICE) | - |
dc.subject.keywordAuthor | radiation hardening | - |
dc.subject.keywordAuthor | single event upset | - |
dc.subject.keywordAuthor | soft error | - |
dc.identifier.url | https://ieeexplore.ieee.org/document/7052424 | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.