Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Architectural design tradeoffs in SRAM-based TCAMs

Authors
Ahmed, AliPark, KyungbaeKhan, Saqib AliMaroof, NaeemBaeg, Sanghyeon
Issue Date
Jul-2019
Publisher
IEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENG
Keywords
TCAM; SRAM; FPGA; emulation; memory architecture
Citation
IEICE ELECTRONICS EXPRESS, v.16, no.13, pp 1 - 3
Pages
3
Indexed
SCIE
SCOPUS
Journal Title
IEICE ELECTRONICS EXPRESS
Volume
16
Number
13
Start Page
1
End Page
3
URI
https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/2750
DOI
10.1587/elex.16.20190267
ISSN
1349-2543
Abstract
An SRAM-based TCAM (SbT) memory architecture is proposed which exploits the tradeoffs among critical design parameters - such as throughput (T), latency (L), SRAM utilization (U), and power dissipation (P). An 18 kb TCAM is implemented on FPGA that can be adapted as latency & throughput efficient (LTE), Mid-efficient (ME), or a power & memory efficient (PME). Our implementation results show that LTE utilizes 79.3% and 96.5% more SRAM bit resources, consumes 45% and 55% more dynamic power than the ME and the PME, respectively. However, the LTE architecture shows an efficient single clock cycle latency and higher throughput than ME and PME, respectively.
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Baeg, Sanghyeon photo

Baeg, Sanghyeon
ERICA 공학대학 (SCHOOL OF ELECTRICAL ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE