Investigation of Tunneling Current in SiO2/HfO2 Gate Stacks for Flash Memory Applications
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Chakrabarti, Bhaswar | - |
dc.contributor.author | Kang, Heesoo | - |
dc.contributor.author | Brennan, Barry | - |
dc.contributor.author | Park, Tae Joo | - |
dc.contributor.author | Cantley, Kurtis D. | - |
dc.contributor.author | Pirkle, Adam | - |
dc.contributor.author | McDonnell, Stephen | - |
dc.contributor.author | Kim, Jiyoung | - |
dc.contributor.author | Wallace, Robert M. | - |
dc.contributor.author | Vogel, Eric M. | - |
dc.date.accessioned | 2021-06-23T10:04:34Z | - |
dc.date.available | 2021-06-23T10:04:34Z | - |
dc.date.issued | 2011-12 | - |
dc.identifier.issn | 0018-9383 | - |
dc.identifier.issn | 1557-9646 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/36375 | - |
dc.description.abstract | Despite theoretical predictions of significant performance improvement in Flash memory devices using tunnel-barrier-engineered (TBE) structures, there have been very few reports that demonstrate experimental verification. In this work, we have studied the role of factors such as high-k layer thickness and annealing recipe on the performance of SiO2/HfO2 gate stacks by electrical and physical characterization techniques. Results indicate that thick HfO2 is not suitable for use in SiO2/HfO2 stacks for tunnel barrier engineering applications. The performance of SiO2/HfO2 stacks improves with decreasing thickness of the HfO2 layer. Mild (10%) O-2/N-2 anneals do not significantly affect performance, although annealing above 600 degrees C resulted in a slight decrease in the program current. Based on our observations, we propose a method to improve the program current in these structures and a simple hypothesis for the physical model for tunneling in SiO2/HfO2 stacks. | - |
dc.format.extent | 7 | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | Institute of Electrical and Electronics Engineers | - |
dc.title | Investigation of Tunneling Current in SiO2/HfO2 Gate Stacks for Flash Memory Applications | - |
dc.type | Article | - |
dc.publisher.location | 미국 | - |
dc.identifier.doi | 10.1109/TED.2011.2170198 | - |
dc.identifier.scopusid | 2-s2.0-82155168203 | - |
dc.identifier.wosid | 000297337000008 | - |
dc.identifier.bibliographicCitation | IEEE Transactions on Electron Devices, v.58, no.12, pp 4189 - 4195 | - |
dc.citation.title | IEEE Transactions on Electron Devices | - |
dc.citation.volume | 58 | - |
dc.citation.number | 12 | - |
dc.citation.startPage | 4189 | - |
dc.citation.endPage | 4195 | - |
dc.type.docType | Article | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | sci | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalResearchArea | Physics | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.relation.journalWebOfScienceCategory | Physics, Applied | - |
dc.subject.keywordPlus | HAFNIUM OXIDE | - |
dc.subject.keywordPlus | REDUCTION | - |
dc.subject.keywordPlus | BARRIERS | - |
dc.subject.keywordPlus | TRAPS | - |
dc.subject.keywordAuthor | Charge traps | - |
dc.subject.keywordAuthor | Fowler-Nordheim (F-N) tunneling | - |
dc.subject.keywordAuthor | high-k dielectric | - |
dc.subject.keywordAuthor | tunnel barrier engineering | - |
dc.identifier.url | https://ieeexplore.ieee.org/document/6062399 | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.