A Scan Cell Design for Scan-Based Debugging of an SoC With Multiple Clock Domains
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Yi, Hyunbean | - |
dc.contributor.author | Kundu, Sandip | - |
dc.contributor.author | Cho, Sangwook | - |
dc.contributor.author | Park, Sungju | - |
dc.date.accessioned | 2021-06-23T13:03:47Z | - |
dc.date.available | 2021-06-23T13:03:47Z | - |
dc.date.issued | 2010-07 | - |
dc.identifier.issn | 1549-7747 | - |
dc.identifier.issn | 1558-3791 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/39679 | - |
dc.description.abstract | This brief presents a design-for-debug technique for a system-on-a-chip with multiple clock domains. We describe the debugging limitations that can exist between different clock domains when performing a scan-based debug methodology and then propose a scan cell and debug control logic to address those limitations. The proposed scan cell is designed to hold and shift the current or the previous state and support online debug. The debug control logic optimizes a core test infrastructure such as the IEEE 1500 test wrapper to minimize area overhead. | - |
dc.format.extent | 5 | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.title | A Scan Cell Design for Scan-Based Debugging of an SoC With Multiple Clock Domains | - |
dc.type | Article | - |
dc.publisher.location | 미국 | - |
dc.identifier.doi | 10.1109/TCSII.2010.2049923 | - |
dc.identifier.scopusid | 2-s2.0-77954808824 | - |
dc.identifier.wosid | 000282405200014 | - |
dc.identifier.bibliographicCitation | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, v.57, no.7, pp 561 - 565 | - |
dc.citation.title | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS | - |
dc.citation.volume | 57 | - |
dc.citation.number | 7 | - |
dc.citation.startPage | 561 | - |
dc.citation.endPage | 565 | - |
dc.type.docType | Article | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | sci | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.subject.keywordAuthor | Design-for-debug (DfD) | - |
dc.subject.keywordAuthor | online debug | - |
dc.subject.keywordAuthor | scan-based debug | - |
dc.subject.keywordAuthor | scan design | - |
dc.subject.keywordAuthor | system-on-a-chip (SoC) debugging | - |
dc.identifier.url | https://ieeexplore.ieee.org/document/5510052 | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.