Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

A Scan Cell Design for Scan-Based Debugging of an SoC With Multiple Clock Domains

Authors
Yi, HyunbeanKundu, SandipCho, SangwookPark, Sungju
Issue Date
Jul-2010
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Keywords
Design-for-debug (DfD); online debug; scan-based debug; scan design; system-on-a-chip (SoC) debugging
Citation
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, v.57, no.7, pp 561 - 565
Pages
5
Indexed
SCI
SCIE
SCOPUS
Journal Title
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS
Volume
57
Number
7
Start Page
561
End Page
565
URI
https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/39679
DOI
10.1109/TCSII.2010.2049923
ISSN
1549-7747
1558-3791
Abstract
This brief presents a design-for-debug technique for a system-on-a-chip with multiple clock domains. We describe the debugging limitations that can exist between different clock domains when performing a scan-based debug methodology and then propose a scan cell and debug control logic to address those limitations. The proposed scan cell is designed to hold and shift the current or the previous state and support online debug. The debug control logic optimizes a core test infrastructure such as the IEEE 1500 test wrapper to minimize area overhead.
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF COMPUTING > SCHOOL OF COMPUTER SCIENCE > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE