Performance benchmarks for Si, III-V, TFET, and carbon nanotube FET - Re-thinking the technology assessment methodology for complementary logic applications
- Authors
- Wei, Lan; Oh, Saeroonter; Wong, H.-S.Philip
- Issue Date
- Dec-2010
- Publisher
- IEEE
- Citation
- Technical Digest - International Electron Devices Meeting, IEDM, pp.1 - 4
- Indexed
- SCIE
SCOPUS
- Journal Title
- Technical Digest - International Electron Devices Meeting, IEDM
- Start Page
- 1
- End Page
- 4
- URI
- https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/40080
- DOI
- 10.1109/IEDM.2010.5703373
- ISSN
- 0163-1918
- Abstract
- Aspiring emerging device technologies (e.g. III-V, CNFET, TFET) are often targeted to outperform Si FETs at the same off-state current (Ioff) and supply voltage (Vdd). We present a new device technology assessment methodology based on energy-delay optimization which treats I off and Vdd as free variables, and bounded by constraints due to device variation and circuit noise margin. We show that for each emerging device (III-V, CNFET, TFET), there is a corresponding and different optimal set of Ioff and Vdd, and an optimal energy-delay. Today's best-available III-V and CNFET can outperform the best Si FET by 1.5-2x and 2-3.5x, respectively. Projected into the 10nm gate length regime, III-V-on-Insulator, CNFET, and TFET are 1.25x, 2-3x, and 5-10x (for FO1 delays of 0.3ns, 0.1ns, and 1ns respectively) better than the ITRS target at the same gate length. ©2010 IEEE.
- Files in This Item
-
Go to Link
- Appears in
Collections - COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.