Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Cycle Accurate Memory Delay Modeling for Off-Chip DRAMs

Full metadata record
DC Field Value Language
dc.contributor.author신현철-
dc.date.accessioned2021-06-23T15:38:55Z-
dc.date.available2021-06-23T15:38:55Z-
dc.date.created2021-02-18-
dc.date.issued2009-05-
dc.identifier.urihttps://scholarworks.bwise.kr/erica/handle/2021.sw.erica/41221-
dc.description.abstractMPSoCs are gaining popularity because of its potential to solve computationally expensive problems. MPSoCs frequently use two kinds of memories; on-chip SRAMs and off-chip DRAMs. Processors in multicore systems usually take many clock cycles for the transfer of data to/from off-chip memories which affects the overall system performance. While an on-chip memory operation takes one or two clock cycles, an off-chip memory access takes significantly more number of clock cycles. Therefore, delay modeling for off-chip memories is important to optimize the overall system performance. This paper proposes the cycle accurate delay modeling techniques for finding the exact delays for off-chip memories.-
dc.publisher대한전자공학회-
dc.titleCycle Accurate Memory Delay Modeling for Off-Chip DRAMs-
dc.typeArticle-
dc.contributor.affiliatedAuthor신현철-
dc.identifier.bibliographicCitation2009 SoC 학술대회-
dc.relation.isPartOf2009 SoC 학술대회-
dc.citation.title2009 SoC 학술대회-
dc.type.rimsART-
dc.description.journalClass3-
dc.subject.keywordAuthormemory delay modeling-
dc.subject.keywordAuthormemory optimization-
Files in This Item
There are no files associated with this item.
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE