Cycle Accurate Memory Delay Modeling for Off-Chip DRAMs
- Authors
- 신현철
- Issue Date
- May-2009
- Publisher
- 대한전자공학회
- Keywords
- memory delay modeling; memory optimization
- Citation
- 2009 SoC 학술대회
- Journal Title
- 2009 SoC 학술대회
- URI
- https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/41221
- Abstract
- MPSoCs are gaining popularity because of its potential to solve computationally expensive problems. MPSoCs frequently use two kinds of memories; on-chip SRAMs and off-chip DRAMs. Processors in multicore systems usually take many clock cycles for the transfer of data to/from off-chip memories which affects the overall system performance. While an on-chip memory operation takes one or two clock cycles, an off-chip memory access takes significantly more number of clock cycles. Therefore, delay modeling for off-chip memories is important to optimize the overall system performance. This paper proposes the cycle accurate delay modeling techniques for finding the exact delays for off-chip memories.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.