Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

Authors
Song, JaehoonYi, HyunbeanHan, JuheePark, Sungju
Issue Date
Mar-2009
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Keywords
Advanced microcontroller bus architecture (AMBA); bus bridge; peripheral component interconnect (PCI); system-on-a-chip (SoC); test time; testability
Citation
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, v.56, no.3, pp 554 - 565
Pages
12
Indexed
SCIE
SCOPUS
Journal Title
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS
Volume
56
Number
3
Start Page
554
End Page
565
URI
https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/41379
DOI
10.1109/TCSI.2008.2002550
ISSN
1549-8328
1558-0806
Abstract
Today's system-on-a-chip (SoC) is designed with reusable intellectual property cores to meet short time-to-market requirements. However, the increasing cost of testing becomes a big burden in manufacturing a highly integrated SoC. In this paper, an efficiently testable design technique is introduced for an SoC with an on/off-chip bus bridge for the on-chip advanced high-performance bus and off-chip peripheral-component-interconnect bus. The bridge is exploited by maximally reusing the bridge function to achieve efficient functional and structural testing. The testing time can be significantly reduced by increasing the number of test channels and shortening the test-control protocols. Experimental results show that area overhead and testing times are considerably reduced in both functional- and structural-test modes. The proposed technique can be extended to the other types of on/off-chip bus bridges.
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF COMPUTING > SCHOOL OF COMPUTER SCIENCE > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE