A Design-for-Debug (DfD) for NoC-based SoC debugging via NoC
- Authors
- Yi, Hyunbean; Park, Sungju; Kundu, Sandip
- Issue Date
- Nov-2008
- Publisher
- IEEE
- Keywords
- design-for-debug (DfD); system-on-chip (SoC); network-on-chip (NoC); PSMI
- Citation
- Proceedings of the Asian Test Symposium, pp.289 - 294
- Indexed
- SCIE
SCOPUS
- Journal Title
- Proceedings of the Asian Test Symposium
- Start Page
- 289
- End Page
- 294
- URI
- https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/43090
- DOI
- 10.1109/ATS.2008.15
- ISSN
- 1081-7735
- Abstract
- This paper presents design-for-debug (DfD) methods for the reuse of network-on-chip (NoC) as a debug data path in an NoC-based system-on-chip (SoC). We propose on-chip core debug supporting logics which can support transaction-based debug. A debug interface unit is also presented to enable debug data transfer through an NoC between an external debugger and a coreunder-debug (CUD). The proposed approach supports debug of designs with multiple clock domains. It also supports collection of trace signatures to facilitate debug of long pattern sequences. Experimental results show that single and multiple stepping through transactions are feasible with moderately low area overhead. We also present simulation result to verify proper operation of the debug components. © 2008 IEEE.
- Files in This Item
-
Go to Link
- Appears in
Collections - COLLEGE OF COMPUTING > SCHOOL OF COMPUTER SCIENCE > 1. Journal Articles
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.