Layout Design Optimization for Manufacturability by Using 2D Compaction
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Moon,Dongsun | - |
dc.contributor.author | Shin, Hyun chul | - |
dc.contributor.author | Wong, Tom | - |
dc.date.accessioned | 2021-06-23T21:06:11Z | - |
dc.date.available | 2021-06-23T21:06:11Z | - |
dc.date.issued | 2006-10 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/44642 | - |
dc.description.abstract | Layout modification techniques have been developed for yield and realiability enhancement. As CMOS manufacturing technology is scaled down to 90 nm and below, designers need to consider complicated physical effects, and thus the number of design rules to maintain is rapidly increasing. Important features of layout optimization include forbidden pitch, end-of-wire extension, and redundant via insertion. To complete the targeted layout optimization within minimal area, we use two-dimensional layout compaction techniques. When the layout is given in geometric from, we extract its symbolic layout by identifying transistors, vias, and wires, and then use compaction to optimize the layout. Experimental results show that the suggested techniques are promising in optimizing layout for manufacturability. | - |
dc.format.extent | 4 | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | 대한전자공학회 | - |
dc.title | Layout Design Optimization for Manufacturability by Using 2D Compaction | - |
dc.type | Article | - |
dc.publisher.location | 대한민국 | - |
dc.identifier.bibliographicCitation | ISOCC 2006 Conference, pp 209 - 212 | - |
dc.citation.title | ISOCC 2006 Conference | - |
dc.citation.startPage | 209 | - |
dc.citation.endPage | 212 | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | other | - |
dc.subject.keywordAuthor | Manufacturability | - |
dc.subject.keywordAuthor | Yield | - |
dc.subject.keywordAuthor | Forbidden Pitch | - |
dc.subject.keywordAuthor | Redundant Via | - |
dc.subject.keywordAuthor | End of Wire. | - |
dc.identifier.url | https://www.dbpia.co.kr/journal/articleDetail?nodeId=NODE01793043 | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.