Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Layout Design Optimization for Manufacturability by Using 2D Compaction

Authors
Moon,DongsunShin, Hyun chulWong, Tom
Issue Date
Oct-2006
Publisher
대한전자공학회
Keywords
Manufacturability; Yield; Forbidden Pitch; Redundant Via; End of Wire.
Citation
ISOCC 2006 Conference, pp 209 - 212
Pages
4
Indexed
OTHER
Journal Title
ISOCC 2006 Conference
Start Page
209
End Page
212
URI
https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/44642
Abstract
Layout modification techniques have been developed for yield and realiability enhancement. As CMOS manufacturing technology is scaled down to 90 nm and below, designers need to consider complicated physical effects, and thus the number of design rules to maintain is rapidly increasing. Important features of layout optimization include forbidden pitch, end-of-wire extension, and redundant via insertion. To complete the targeted layout optimization within minimal area, we use two-dimensional layout compaction techniques. When the layout is given in geometric from, we extract its symbolic layout by identifying transistors, vias, and wires, and then use compaction to optimize the layout. Experimental results show that the suggested techniques are promising in optimizing layout for manufacturability.
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE