Efficient signal integrity verification method of multi-coupled RLC interconnect lines with asynchronous circuit switching
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Je, Taeyong | - |
dc.contributor.author | Eo, Yungseon | - |
dc.date.accessioned | 2021-06-23T22:38:46Z | - |
dc.date.available | 2021-06-23T22:38:46Z | - |
dc.date.issued | 2006-03 | - |
dc.identifier.issn | 1948-3287 | - |
dc.identifier.issn | 1948-3295 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/45355 | - |
dc.description.abstract | A new signal integrity verification method of integrated circuit interconnects with asynchronous circuit switching is presented. A ramp input is modeled with delayed step inputs. Then signal transient variations due to asynchronous input signal switching are accurately as well as efficiently determined by using traveling-wave-based waveform approximation (TWA) technique. It is shown that using 90nm technology, the signal timing and crosstalk of multi-coupled lines with asynchronous switching inputs have an excellent agreement with SPICE simulation but its computation time is several thousand times faster than that of SPICE simulation using generic segment-based RLC circuit model. © 2006 IEEE. | - |
dc.format.extent | 6 | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | IEEE | - |
dc.title | Efficient signal integrity verification method of multi-coupled RLC interconnect lines with asynchronous circuit switching | - |
dc.type | Article | - |
dc.publisher.location | 미국 | - |
dc.identifier.doi | 10.1109/ISQED.2006.57 | - |
dc.identifier.scopusid | 2-s2.0-34548140229 | - |
dc.identifier.bibliographicCitation | Proceedings - International Symposium on Quality Electronic Design, ISQED, pp 419 - 424 | - |
dc.citation.title | Proceedings - International Symposium on Quality Electronic Design, ISQED | - |
dc.citation.startPage | 419 | - |
dc.citation.endPage | 424 | - |
dc.type.docType | Conference Paper | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | other | - |
dc.subject.keywordPlus | 90nm technologies | - |
dc.subject.keywordPlus | Asynchronous circuits | - |
dc.subject.keywordPlus | Asynchronous switching | - |
dc.subject.keywordPlus | Circuit interconnects | - |
dc.subject.keywordPlus | Input-signal switching | - |
dc.subject.keywordPlus | RLC interconnects | - |
dc.subject.keywordPlus | Signal transient | - |
dc.subject.keywordPlus | SPICE simulations | - |
dc.subject.keywordPlus | Asynchronous sequential logic | - |
dc.subject.keywordPlus | Coupled circuits | - |
dc.subject.keywordPlus | Integrated circuits | - |
dc.subject.keywordPlus | Switching | - |
dc.subject.keywordPlus | Timing circuits | - |
dc.subject.keywordPlus | SPICE | - |
dc.identifier.url | https://ieeexplore.ieee.org/document/1613173 | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.