Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Efficient signal integrity verification method of multi-coupled RLC interconnect lines with asynchronous circuit switching

Full metadata record
DC Field Value Language
dc.contributor.authorJe, Taeyong-
dc.contributor.authorEo, Yungseon-
dc.date.accessioned2021-06-23T22:38:46Z-
dc.date.available2021-06-23T22:38:46Z-
dc.date.issued2006-03-
dc.identifier.issn1948-3287-
dc.identifier.issn1948-3295-
dc.identifier.urihttps://scholarworks.bwise.kr/erica/handle/2021.sw.erica/45355-
dc.description.abstractA new signal integrity verification method of integrated circuit interconnects with asynchronous circuit switching is presented. A ramp input is modeled with delayed step inputs. Then signal transient variations due to asynchronous input signal switching are accurately as well as efficiently determined by using traveling-wave-based waveform approximation (TWA) technique. It is shown that using 90nm technology, the signal timing and crosstalk of multi-coupled lines with asynchronous switching inputs have an excellent agreement with SPICE simulation but its computation time is several thousand times faster than that of SPICE simulation using generic segment-based RLC circuit model. © 2006 IEEE.-
dc.format.extent6-
dc.language영어-
dc.language.isoENG-
dc.publisherIEEE-
dc.titleEfficient signal integrity verification method of multi-coupled RLC interconnect lines with asynchronous circuit switching-
dc.typeArticle-
dc.publisher.location미국-
dc.identifier.doi10.1109/ISQED.2006.57-
dc.identifier.scopusid2-s2.0-34548140229-
dc.identifier.bibliographicCitationProceedings - International Symposium on Quality Electronic Design, ISQED, pp 419 - 424-
dc.citation.titleProceedings - International Symposium on Quality Electronic Design, ISQED-
dc.citation.startPage419-
dc.citation.endPage424-
dc.type.docTypeConference Paper-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassother-
dc.subject.keywordPlus90nm technologies-
dc.subject.keywordPlusAsynchronous circuits-
dc.subject.keywordPlusAsynchronous switching-
dc.subject.keywordPlusCircuit interconnects-
dc.subject.keywordPlusInput-signal switching-
dc.subject.keywordPlusRLC interconnects-
dc.subject.keywordPlusSignal transient-
dc.subject.keywordPlusSPICE simulations-
dc.subject.keywordPlusAsynchronous sequential logic-
dc.subject.keywordPlusCoupled circuits-
dc.subject.keywordPlusIntegrated circuits-
dc.subject.keywordPlusSwitching-
dc.subject.keywordPlusTiming circuits-
dc.subject.keywordPlusSPICE-
dc.identifier.urlhttps://ieeexplore.ieee.org/document/1613173-
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher EO, YUNG SEON photo

EO, YUNG SEON
ERICA 공학대학 (SCHOOL OF ELECTRICAL ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE