Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

An area-efficient-VLSI architecture of a Reed-Solomon decoder/encoder for digital VCRs

Authors
Kwon, SunghoonShin, Hyunchul
Issue Date
Nov-1997
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Citation
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, v.43, no.4, pp.1019 - 1027
Indexed
SCIE
SCOPUS
Journal Title
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS
Volume
43
Number
4
Start Page
1019
End Page
1027
URI
https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/47027
DOI
10.1109/30.642367
ISSN
0098-3063
Abstract
A new flexible and area-efficient VLSI architecture of a Reed-Solomon product-code decoder/encoder has been developed for digital VCRs. The new architecture of the decoder/encoder targeted to reduce the circuit size and decoding latency has the following three features. First, high area-efficiency has been achieved by sharing a functional block for encoding, modified syndrome computation, and erasure locator polynomial evaluation. Second, circuit size and decoding latency has been reduced by using a new architecture to implement the modified Euclid's algorithm. Third, by doubling the internal clock speed (from 18 MHz to 36 MHz), the decoding latency and hence the memory size can be reduced. The decoder/encoder designed by using the proposed method uses less number of gates, by about 30%, than the one based on the conventional architectures.
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE