Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Effective regularity extraction and placement techniques for datapath-intensive circuits

Authors
Wang, YuShin, Hyunchul
Issue Date
Sep-2017
Publisher
INST ENGINEERING TECHNOLOGY-IET
Keywords
microprocessor chips; integrated circuit design; wires (electric); network routing; datapath-intensive circuits; integrated circuit components; datapath logic; random logic; datapath regularity extraction and placement techniques; circuit design; regular datapath structures; datapath block placement; global placement; bit-slice order adjustment; big datapath macro partitioning; placement flexibility; datapath cells; DREP technique; half perimeter wire length; Steiner wire length; routability
Citation
IET CIRCUITS DEVICES & SYSTEMS, v.11, no.5, pp.512 - 519
Indexed
SCIE
SCOPUS
Journal Title
IET CIRCUITS DEVICES & SYSTEMS
Volume
11
Number
5
Start Page
512
End Page
519
URI
https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/9035
DOI
10.1049/iet-cds.2016.0249
ISSN
1751-858X
Abstract
Regular structures, like datapath, are important components of integrated circuits. Datapath logic is usually placed with high regularity and compactness for higher performance by using manual placement. The authors propose effective datapath regularity extraction and placement (DREP) techniques which simultaneously place datapath logic and random logic. This method detects datapath logic and effectively formats regular datapath structures while optimizing the order of functional stages and placement of datapath blocks. Moreover, the datapath structures are further optimized by using bit-slice order adjustment and partitioning techniques during global placement. Partitioning of a big datapath macro greatly increases the placement flexibility, since partitioned sub-blocks of the datapath macro can be optimally placed with other blocks. A new effective method is also suggested to decide the block to be partitioned and the granularity of partitioning. Similar to the manual placement results, the datapath logic is regularly placed and the datapath cells are aligned well, vertically or horizontally by the DREP techniques. When compared with the state-of-the-art works, the experimental results show that the new techniques produce significantly better results than other methods in terms of half perimeter wire length, Steiner wire length, and routability, measured from the detail routing results.
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE