Detailed Information

Cited 5 time in webofscience Cited 3 time in scopus
Metadata Downloads

Design and Analysis of CMOS-Compatible III-V Compound Electron-Hole Bilayer Tunneling Field-Effect Transistor for Ultra-Low-Power Applications

Authors
Kim, Sung YoonSeo, Jae HwaYoon, Young JunLee, Ho-YoungLee, Seong MinCho, SeongjaeKang, In Man
Issue Date
Oct-2015
Publisher
AMER SCIENTIFIC PUBLISHERS
Keywords
Band-to-Band Tunneling (BTBT); CMOS-Compatible; CMOS Inverter Circuit; Compound Semiconductor; Electron Hole Bilayer (EHB); Technology Computer-Aided Design (TCAD); Tunneling Field-Effect Transistor (TFET)
Citation
JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, v.15, no.10, pp.7486 - 7492
Journal Title
JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY
Volume
15
Number
10
Start Page
7486
End Page
7492
URI
https://scholarworks.bwise.kr/gachon/handle/2020.sw.gachon/10119
DOI
10.1166/jnn.2015.11142
ISSN
1533-4880
Abstract
In this work, we design and analyze complementary metal-oxide-semiconductor (CMOS)-compatible III-V compound electron hole bilayer (EHB) tunneling field-effect transistors (TFETs) by using two-dimensional (2D) technology computer-aided design (TCAD) simulations. A recently proposed EHB TFET exploits a bias-induced band-to-band tunneling (BTBT) across the electron hole bilayer by an electric field from the top and bottom gates. This is in contrast to conventional planar p(+)-p(-)-n TFETs, which utilize BTBT across the source-to-channel junction. We applied III-V compound semiconductor materials to the EHB TFETs in order to enhance the current drivability and switching performance. Devices based on various compound semiconductor materials have been designed and analyzed in terms of their primary DC characteristics. In addition, the operational principles were validated by close examination of the electron concentrations and energy-band diagrams under various operation conditions. The simulation results of the optimally designed In0.53Ga0.47As EHB TFET show outstanding performance, with an on-state current (I-on) of 249.5 mu A/mu m, subthreshold swing (S) of 11.4 mV/dec, and threshold voltage (V-th) of 50 mV at V-DS = 0.5 V. Based on the DC-optimized InGaAs EHB TFET, the CMOS inverter circuit was simulated in views of static and dynamic behaviors of the p-channel device with exchanges between top and bottom gates or between source and drain electrodes maintaining the device structure.
Files in This Item
There are no files associated with this item.
Appears in
Collections
IT융합대학 > 전자공학과 > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Cho, Seong Jae photo

Cho, Seong Jae
IT (Major of Electronic Engineering)
Read more

Altmetrics

Total Views & Downloads

BROWSE