Detailed Information

Cited 14 time in webofscience Cited 14 time in scopus
Metadata Downloads

Border trap characterization in amorphous indium-gallium-zinc oxide thin-film transistors with SiOX and SiNX gate dielectrics

Authors
Jeong, Chan-YongLee, DaeunSong, Sang-HunCho, In-TakLee, Jong-HoCho, Eou-SikKwon, Hyuck-In
Issue Date
30-Sep-2013
Publisher
AMER INST PHYSICS
Citation
APPLIED PHYSICS LETTERS, v.103, no.14
Journal Title
APPLIED PHYSICS LETTERS
Volume
103
Number
14
URI
https://scholarworks.bwise.kr/gachon/handle/2020.sw.gachon/14291
DOI
10.1063/1.4824118
ISSN
0003-6951
Abstract
We investigate the border traps in amorphous indium-gallium-zinc oxide thin-film transistors with SiOX and SiNX interfacial gate dielectrics. Border traps have been known as trapping centers of electronic carriers in field-effect transistors, and non-negligible hysteresis is observed in the bidirectional high-frequency capacitance-voltage curve with a slow ramp rate in both dielectric devices. From the gate voltage transient method and 1/f noise analysis, the spatially and energetically uniform trap distribution is obtained, and approximately four to five times higher border trap densities are extracted from SiNX dielectric devices than from the SiOX dielectric ones. (C) 2013 AIP Publishing LLC.
Files in This Item
There are no files associated with this item.
Appears in
Collections
IT융합대학 > 전자공학과 > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Cho, Eou Sik photo

Cho, Eou Sik
반도체대학 (반도체·전자공학부)
Read more

Altmetrics

Total Views & Downloads

BROWSE