Detailed Information

Cited 0 time in webofscience Cited 1 time in scopus
Metadata Downloads

Design of memory efficient FIFO-based merge sorteropen access

Authors
Kim, YoungilChoi, SeungdoSong, Yong Ho
Issue Date
Mar-2018
Publisher
IEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENG
Keywords
sorting; accelerator architectures; FPGAs
Citation
IEICE ELECTRONICS EXPRESS, v.15, no.5
Indexed
SCIE
SCOPUS
Journal Title
IEICE ELECTRONICS EXPRESS
Volume
15
Number
5
URI
https://scholarworks.bwise.kr/hanyang/handle/2021.sw.hanyang/3389
DOI
10.1587/elex.15.20171272
ISSN
1349-2543
Abstract
Sorting is an important operation used in various applications including image processing and databases. It represents a large portion of the total execution time of these applications. To improve the performance of sort operations, a dedicated hardware sorter can be used. When implemented in hardware, a FIFO-based merge sorters often shows excellent hardware resource utilization efficiency but requires high buffer memory usage. In this paper, we presents a cost-effective hardware architecture of a FIFO-based merge sorter. Our proposed architecture minimizes buffer memory requirement. We evaluate the design by implementing the architecture on an FPGA platform. FPGA synthesis results show that the proposed approach reduces the average flip-flop and LUT-RAM by 5% and 14%, respectively.
Files in This Item
Go to Link
Appears in
Collections
서울 공과대학 > 서울 융합전자공학부 > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Song, Yong Ho photo

Song, Yong Ho
서울 공과대학 (서울 융합전자공학부)
Read more

Altmetrics

Total Views & Downloads

BROWSE