Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

A Fast Lock All-Digital MDLL Using a Cyclic Vernier TDC for Burst-Mode Links

Authors
Park, DongjunChoi, SungwookKim, Jongsun
Issue Date
Jan-2021
Publisher
MDPI
Keywords
Frequency multiplication; MDLL; Multiplying delay-locked loop; Serial link; TDC
Citation
ELECTRONICS, v.10, no.2, pp.1 - 9
Journal Title
ELECTRONICS
Volume
10
Number
2
Start Page
1
End Page
9
URI
https://scholarworks.bwise.kr/hongik/handle/2020.sw.hongik/15652
DOI
10.3390/electronics10020177
ISSN
2079-9292
Abstract
An all-digital multiplying delay-locked loop (MDLL)-based clock multiplier featuring a time-to-digital converter (TDC) to achieve fast power-on capability is presented. The proposed MDLL adopts a new offset-free cyclic Vernier TDC to achieve a fast lock time of 15 reference clock cycles while maintaining a wide detection range and high resolution. The proposed offset-free TDC also uses a correlated double sampling technique to remove mismatch and offset issues, resulting in low jitter characteristics. After the MDLL is quickly locked, the TDC is turned off, and it goes into delta-sigma modulator (DSM)-based sequential tracking mode to reduce power consumption and improve jitter performance. Implemented in a 65-nm 1.0-V CMOS process, the proposed MDLL occupies an active area of 0.043 mm(2) and generates a 2.4-GHz output clock from a 75-MHz reference clock (multiplication factor N = 32). It achieves an effective peak-to-peak jitter of 9.4 ps and consumes 3.3 mW at 2.4 GHz.
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Engineering > School of Electronic & Electrical Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Kim, Jong Sun photo

Kim, Jong Sun
Engineering (Electronic & Electrical Engineering)
Read more

Altmetrics

Total Views & Downloads

BROWSE