Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Symmetric and Asymmetric Configuration of Parallel-Switched d-Type Multilevel Inverter

Authors
Zaid, Malik MuhammadAhmad, HamzaMadanzadeh, SadjadRo, Jong-Suk
Issue Date
Dec-2022
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Keywords
Multilevel inverter (MLI); pd-type MLI; power electronic components; pulsewidth modulation; total harmonic distortion (THD)
Citation
IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, v.10, no.6, pp 7867 - 7879
Pages
13
Journal Title
IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS
Volume
10
Number
6
Start Page
7867
End Page
7879
URI
https://scholarworks.bwise.kr/cau/handle/2019.sw.cau/70040
DOI
10.1109/JESTPE.2021.3103151
ISSN
2168-6777
2168-6785
Abstract
Total harmonic distortion (THD) and voltage stress across the switches are critical issues in power electronic systems. Although multilevel inverters (MLIs) were initially used to minimize these issues, doing so is challenging when simultaneously attempting to minimize the number of components such as switches, dc sources, and gate drivers. To address this problem, a new pd-type MLI is presented with two back-to-back connected d-type modules with an H-bridge that generates the negative voltage levels. The proposed topology with ten unidirectional switches and four dc sources operates in symmetric and asymmetric configuration to generate 9, 13, and 17 voltage levels. The presented inverter is extended using cascaded connections to attain more output voltage levels, making it usable for the applications with diverse number of dc links for medium- and high-voltage applications. The proposed topology also exhibits small THD, low number of power electronic components, and low total voltage stress across the switches in each cycle. Furthermore, a widely used nearest level control (NLC) modulation technique is used to generate output voltage levels with a minimum amount of THD at the output. Finally, simulations were performed using MATLAB/Simulink and experiments were conducted to validate the performance of the proposed topology.
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of ICT Engineering > School of Electrical and Electronics Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Roh, Jong Suk photo

Roh, Jong Suk
창의ICT공과대학 (전자전기공학부)
Read more

Altmetrics

Total Views & Downloads

BROWSE