Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

SAR ADC with Split-Capacitor Array DAC based on Optimally Tunable Foreground-Calibration

Authors
한상준김병호
Issue Date
Nov-2021
Publisher
대한전자공학회
Citation
2021 대한전자공학회 추계학술대회, pp 86 - 89
Pages
4
Indexed
OTHER
Journal Title
2021 대한전자공학회 추계학술대회
Start Page
86
End Page
89
URI
https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/113266
Abstract
Capacitor mismatch caused by imperfect manufacturing process is the serious issue in split-capacitor array digital-to-analog converter (DAC) circuit block of a successive approximation-register analog-to-digital converters, thereby degrading the linearity performance. This paper proposes a foreground calibration technique to calibrate the capacitor mismatch of split-capacitor array DAC by optimally tuning the capacitance of variable capacitor employed in the DAC. The behavioral simulation results using an 8-bit ADC verified that the integral nonlinearity and the differential nonlinearity were enhanced by 0.9LSB and 0.65LSB, respectively.
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Kim, Byoung ho photo

Kim, Byoung ho
ERICA 공학대학 (SCHOOL OF ELECTRICAL ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE