Foreground Digital Calibration for Split-Capacitor DAC in SAR ADC
DC Field | Value | Language |
---|---|---|
dc.contributor.author | 길명규 | - |
dc.contributor.author | 김병호 | - |
dc.date.accessioned | 2023-09-04T05:38:22Z | - |
dc.date.available | 2023-09-04T05:38:22Z | - |
dc.date.issued | 2022-11 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/114727 | - |
dc.description.abstract | Split-capacitive digital-to-analog converter (CDAC) in successive-approximation-resistor (SAR) analog-to-digital converter (ADC) suffers from the linearity degraded by the capacitor mismatch and by parasitic capacitances from the least-significant-bit (LSB) array. This paper proposes a foreground digital calibration scheme to compensate nonidealities of a split-CDAC. The linearity errors of a split-CDAC are estimated by switching logic based on the proposed digital calibration. Our proposed SAR ADC architecture provides 10.5-bit uncalibrated output to generate 10-bit calibrated output by adding error codes and by multiplying calibration factor. The behavioral simulation results of a 10.5-bit SAR ADC showed the DNL and the INL improved 0.31LSB and 1.27LSB, respectively. SNDR and SFDR were enhanced by 6.2dB and 13dB for each. | - |
dc.format.extent | 4 | - |
dc.language | 한국어 | - |
dc.language.iso | KOR | - |
dc.publisher | 대한전자공학회 | - |
dc.title | Foreground Digital Calibration for Split-Capacitor DAC in SAR ADC | - |
dc.type | Article | - |
dc.publisher.location | 대한민국 | - |
dc.identifier.bibliographicCitation | 2022년 대한전자공학회 추계학술대회 논문집, pp 98 - 101 | - |
dc.citation.title | 2022년 대한전자공학회 추계학술대회 논문집 | - |
dc.citation.startPage | 98 | - |
dc.citation.endPage | 101 | - |
dc.type.docType | Proceeding | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | other | - |
dc.identifier.url | https://www.dbpia.co.kr/journal/articleDetail?nodeId=NODE11195431 | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.