Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

An SEU-Tolerant DICE Latch Design With Feedback Transistors

Authors
Wang, H. -B.Li, Y. -Q.Chen, L.Li, L. -X.Liu, R.Baeg, S.Mahatme, N.Bhuva, B. L.Wen, S. -J.Wong, R.Fung, R.
Issue Date
Apr-2015
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Keywords
Charge sharing; dual interlocked storage cell (DICE); radiation hardening; single event upset; soft error
Citation
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, v.62, no.2, pp 548 - 554
Pages
7
Indexed
SCI
SCIE
SCOPUS
Journal Title
IEEE TRANSACTIONS ON NUCLEAR SCIENCE
Volume
62
Number
2
Start Page
548
End Page
554
URI
https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/18752
DOI
10.1109/TNS.2015.2399019
ISSN
0018-9499
1558-1578
Abstract
This paper presents an SEU-tolerant Dual Interlocked Storage Cell (DICE) latch design with both PMOS and NMOS transistors in the feedback paths. The feedback transistors improve the SEU tolerance by increasing the feedback loop delay during the hold mode. The latch design was implemented in a shift register fashion at a 130-nm bulk CMOS process node. Exposures to heavy-ions exhibited a significantly higher upset LET threshold and lower cross-section compared with the traditional DICE latch design. Performance penalties in terms of write delay, power, and area are non-significant compared to traditional DICE design.
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Baeg, Sanghyeon photo

Baeg, Sanghyeon
ERICA 공학대학 (SCHOOL OF ELECTRICAL ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE