Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Efficient Parallel Scan Test Technique for Cores on AMBA-based SoC

Authors
Song, JaehoonJung, JihunKim, DooyoungPark, Sungju
Issue Date
Jun-2014
Publisher
IEEK PUBLICATION CENTER
Keywords
AMBA; system-on-a-chip; scan test; IEEE 1500; parallel test; test time
Citation
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, v.14, no.3, pp.345 - 355
Indexed
SCIE
SCOPUS
KCI
Journal Title
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE
Volume
14
Number
3
Start Page
345
End Page
355
URI
https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/22834
DOI
10.5573/JSTS.2014.14.3.345
ISSN
1598-1657
Abstract
Today's System-on-a-Chip (SoC) is designed with reusable IP cores to meet short time-to-market requirements. However, the increasing cost of testing becomes a big burden in manufacturing a highly integrated SoC. In this paper, an efficient parallel scan test technique is introduced to minimize the test application time. Multiple scan enable signals are adopted to implement scan architecture to achieve optimal test application time for the test patterns scheduled for concurrent scan test. Experimental results show that testing times are considerably reduced with little area overhead.
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF COMPUTING > SCHOOL OF COMPUTER SCIENCE > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE