A 20-MHz bandwidth, 75-dB dynamic range, continuous-time delta-sigma modulator with reduced nonidealities
- Authors
- Song, Seokjae; Lee, Jaeseong; Roh, Jeongjin
- Issue Date
- Aug-2019
- Publisher
- WILEY
- Keywords
- clock jitter; continuous-time delta-sigma modulator (CT-DSM); current-steering DAC; excess loop delay (ELD); mismatch; nonreturn-to-zero (NRZ); return-to-zero (RZ)
- Citation
- INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, v.47, no.8, pp 1370 - 1380
- Pages
- 11
- Indexed
- SCI
SCIE
SCOPUS
- Journal Title
- INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS
- Volume
- 47
- Number
- 8
- Start Page
- 1370
- End Page
- 1380
- URI
- https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/2412
- DOI
- 10.1002/cta.2665
- ISSN
- 0098-9886
1097-007X
- Abstract
- This letter presents a 4-bit continuous-time delta-sigma modulator (CT-DSM) fabricated using a 65-nm CMOS process. The circuit is designed for wide-bandwidth applications, such as those related to wireless communications. This CT-DSM has an oversampling ratio of 16 with a 640-MHz sampling frequency. To reduce the clock jitter sensitivity and excess loop delay effect, the first DAC pulse is a nonreturn-to-zero (NRZ)-type pulse, whereas the second DAC pulse is a return-to-zero (RZ)-type pulse; this is accomplished using a current-steering DAC. In order to reduce mismatch without using a data-weighted averaging circuit, the size and layout of the unit current source in the current-steering DAC are considered carefully. The CT-DSM achieves a signal-to-noise ratio (SNR) of 67.3 dB, a signal-to-noise and distortion ratio (SNDR) of 63.4 dB, and a dynamic range of 75 dB for a 20-MHz signal bandwidth.
- Files in This Item
-
Go to Link
- Appears in
Collections - COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.