Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Experimental Exploitation of Random and Deterministic Data Patterns for Stringent DDR4 I/O Timing Margins

Authors
Lee, KiseokLi, TanBaeg, Sanghyeon
Issue Date
Aug-2019
Publisher
IEEK PUBLICATION CENTER
Keywords
Programmable memory built-In self-test (PMBIST) margin test; DDR4 I/O timing margins; pseudo-random binary sequence (PRBS); interconnect fault model; fault-critical-random-94 (FCR-94) data pattern (DP) set
Citation
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, v.19, no.4, pp 388 - 395
Pages
8
Indexed
SCIE
SCOPUS
KCI
Journal Title
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE
Volume
19
Number
4
Start Page
388
End Page
395
URI
https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/2419
DOI
10.5573/JSTS.2019.19.4.388
ISSN
1598-1657
2233-4866
Abstract
In this paper, I/O timing margins are experimentally measured by DQS groups, for a DDR4 RDIMM with 2133 Mbps data rate, to study the margin effects of the special combination and sequence of random and fault-based deterministic data patterns. The most effective 94 data patterns are newly developed after experimentally investigating three test patterns factors, which consist of test algorithms, address directions, and data patterns; the most influential factor was data patterns, which resulted in the average margin reduction of 15.2%. The maximum of 11.8% margin was reduced by the proposed 94 patterns (in comparison to 28-bit PRBS pattern), which was from both selected PRBS and fault-based deterministic data patterns.
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Baeg, Sanghyeon photo

Baeg, Sanghyeon
ERICA 공학대학 (SCHOOL OF ELECTRICAL ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE