FPGA placement by using combined analytical and simulated annealing methods
- Authors
- Lim, Iksoon; Yeo, Donghoon; Yu, Wang; Shin, Hyunchul
- Issue Date
- Dec-2012
- Publisher
- IEEE
- Keywords
- combined method; FPGA; placement
- Citation
- 2012 7th International Conference on Computing and Convergence Technology (ICCCT), pp 1339 - 1342
- Pages
- 4
- Indexed
- SCIE
SCOPUS
- Journal Title
- 2012 7th International Conference on Computing and Convergence Technology (ICCCT)
- Start Page
- 1339
- End Page
- 1342
- URI
- https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/36261
- Abstract
- Nowadays, placement problems become more complex since they need to consider standard cells, mixed size blocks, and area constraints. Analytical placement and simulated annealing placement methods are widely used recently owing to their good performance. But two placement methods have different placement features and characteristics during placement. In this paper, we analyze two different placement algorithms and apply them for FPGA placement capitalizing their advantages. By applying our placement method we could reduce wirelength cost by 9% on the average for a set of benchmark circuits when compared with a well-known commercial placement tool. © 2012 AICIT.
- Files in This Item
-
Go to Link
- Appears in
Collections - COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.