Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Performance Improvement by Logic Sharing on Using Unused Spare Columns for Memory EC

Authors
Ishaq, UmairJung, JihunPark, Sungju
Issue Date
Apr-2011
Publisher
대한전자공학회
Keywords
logic sharing; parity check matrix; misscorrection probability; SEC-DED; memory ECC
Citation
대한전자공학회 SoC 학술대회, v. , no. , pp. 18 - 22
Indexed
OTHER
Journal Title
대한전자공학회 SoC 학술대회
Start Page
18
End Page
22
URI
https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/38156
Abstract
In the deep sub-micron ICs, growing amounts of on-die memory and scaling effects make embedded memories increasingly vulnerable to reliability and yield problems. Spare columns are often included in memories for the purpose of allowing for repair in the presence of defective cells or bit lines. In many cases, the repair process will not use all spare columns. Schemes are proposed to exploit these unused spare columns to store additional check bits which can be used to reduce the miscorrection probability for triple errors in SEC-DED. These additional check bits increase the dimensions of the H-matrix. The increased number of 1s in the H-matrix increases not only the area overhead but also the delay of the whole system. A method is proposed in this paper to efficiently fill the extra rows of the H-matrix on the basis of similarity between the other rows. Optimization of the whole H-matrix is accomplished through logic sharing within a feasible operating time resulting in the reduced area over head and delay.
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF COMPUTING > SCHOOL OF COMPUTER SCIENCE > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE