Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Efficient use of unused spare columns to improve memory error correcting rate

Authors
Ishaq, UmairJung, JihunSong, JaehoonPark, Sungju
Issue Date
Nov-2011
Publisher
IEEEv
Keywords
logic sharing; Memory ECC; misscorrection probability; parity check matrix; SEC-DED
Citation
Proceedings of the Asian Test Symposium, pp.335 - 340
Indexed
SCIE
SCOPUS
Journal Title
Proceedings of the Asian Test Symposium
Start Page
335
End Page
340
URI
https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/39091
DOI
10.1109/ATS.2011.28
ISSN
1081-7735
Abstract
In the deep sub-micron ICs, growing amounts of on-die memory and scaling effects make embedded memories increasingly vulnerable to reliability and yield problems. Spare columns are often included in memories to repair defective cells or bit lines during production test. In many cases, the repair process will not use all spare columns. Schemes have been proposed to exploit these unused spare columns to store additional check bits which can be used to reduce the miscorrection probability for triple errors in single error correction - double error detection (SEC-DED). These additional check bits increase the dimensions of the parity check matrix (H-matrix) requiring extra area and delay overhead. A method is proposed in this paper to efficiently fill the extra rows of the H-matrix on the basis of similarity of logic between the other rows. Optimization of the whole H-matrix is accomplished through logic sharing within a feasible operating time resulting in the reduced area and delay overhead. © 2011 IEEE.
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF COMPUTING > SCHOOL OF COMPUTER SCIENCE > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE