A di/dt Compensation Technique in Delay Testing by Disconnecting Power Pins
- Authors
- Baeg, Sanghyeon
- Issue Date
- Oct-2009
- Publisher
- IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
- Keywords
- Delay fault; di/dt; peak power; pin inductance
- Citation
- IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, v.58, no.10, pp 3450 - 3456
- Pages
- 7
- Indexed
- SCIE
SCOPUS
- Journal Title
- IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT
- Volume
- 58
- Number
- 10
- Start Page
- 3450
- End Page
- 3456
- URI
- https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/40855
- DOI
- 10.1109/TIM.2009.2017664
- ISSN
- 0018-9456
1557-9662
- Abstract
- Scan-based delay testing increases power consumption, particularly peak power, due to excessive simultaneous signal switching. The instantaneous current changes increase the ground level during signal switching, slowing down the operational speed. When the switching activity increases during test operations, it is necessary to pay special attention to determine whether the speed failures are due to extra switching, since the blind application of delay testing can greatly affect the yield of a device. This paper demonstrates that cycle time adjustment is best suited to compensate for the timing issues resulting from the higher switching activity in delay testing. In the proposed method, the power pins are disconnected in an increasing number to find a proper level of cycle period adjustment. The power pins of a chip are experimentally disconnected to observe the ground bounce behavior, which is also demonstrated in simulations. The experimental results also demonstrate that the proposed method can avoid the problem of abandoning good devices by cycle adjustment.
- Files in This Item
-
Go to Link
- Appears in
Collections - COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.