Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

시간 제약 조건하에서 상위 수준 합성을 위한 효율적인 스케줄링 기법An Efficient Scheduling Technique for High Level Synthesis under Timing Constraints

Other Titles
An Efficient Scheduling Technique for High Level Synthesis under Timing Constraints
Authors
신현철
Issue Date
Jun-2008
Publisher
대한전자공학회
Citation
2008 대한전자공학회 하계학술대회
Journal Title
2008 대한전자공학회 하계학술대회
URI
https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/42386
Abstract
Modern VLSI designs get increasingly complex and time-to-market constraints get tighter. Using high level languages is one of the most promising solutions for improving design productivity by raising the level of abstraction. In high level synthesis process, most important step is scheduling. In this paper, we propose fast and efficient scheduling method under timing constraint based on list scheduling. Experimental results on well known data path intensive designs show fast execution times (less than 0.5 sec) and similar results when compared to optimal solutions [1].
Files in This Item
There are no files associated with this item.
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE