Detailed Information

Cited 0 time in webofscience Cited 1 time in scopus
Metadata Downloads

Design and Analysis of Asynchronous Sampling Duty Cycle Correctoropen access

Authors
Park, GijinHan, JaedukBae, Woorham
Issue Date
Nov-2021
Publisher
MDPI
Keywords
clock generation; duty cycle; asynchronous sampling; calibration; analysis
Citation
ELECTRONICS, v.10, no.21, pp.1 - 12
Indexed
SCIE
SCOPUS
Journal Title
ELECTRONICS
Volume
10
Number
21
Start Page
1
End Page
12
URI
https://scholarworks.bwise.kr/hanyang/handle/2021.sw.hanyang/140526
DOI
10.3390/electronics10212594
ISSN
2079-9292
Abstract
This paper presents a duty cycle correction scheme based on asynchronous sampling and associated settling analysis. The proposed duty cycle corrector circuit consumes less power and area compared to other corrector circuits due to the low-frequency operation of asynchronous sampling. However, the settling behavior of an asynchronous sampling duty cycle corrector is limited in some operation conditions, which degrades its robustness and performance. This paper, therefore, performs analysis on the settling behavior of the asynchronous sampling in various operating conditions and proposes a control scheme to avoid the lagged settling. To verify the proposed duty cycle corrector and its analysis, a prototype design is implemented in a 40-nm CMOS process and its performance is verified by post-layout simulations. The proposed duty cycle corrector achieved very small duty cycle errors (less than 0.8%) and consumed 540 uW per one DCC unit.
Files in This Item
Appears in
Collections
서울 공과대학 > 서울 융합전자공학부 > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Han, Jaeduk photo

Han, Jaeduk
COLLEGE OF ENGINEERING (SCHOOL OF ELECTRONIC ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE