Impact of Residual Stress on a Polysilicon Channel in Scaled 3D NAND Flash Memoryopen access
- Authors
- Lee, Juyoung; Yoon, Dong-Gwan; Sim, Jae-Min; Song, Yun-Heub
- Issue Date
- Oct-2021
- Publisher
- MDPI
- Keywords
- 3D NAND; hole profile; mechanical stress; polysilicon channel; scaling; TCAD
- Citation
- ELECTRONICS, v.10, no.21, pp.1 - 6
- Indexed
- SCIE
SCOPUS
- Journal Title
- ELECTRONICS
- Volume
- 10
- Number
- 21
- Start Page
- 1
- End Page
- 6
- URI
- https://scholarworks.bwise.kr/hanyang/handle/2021.sw.hanyang/140839
- DOI
- 10.3390/electronics10212632
- ISSN
- 2079-9292
- Abstract
- The effects of residual stress on a tungsten gate in a polysilicon channel in scaled 3D NAND flash memories were investigated using a technology computer-aided design simulation. The NAND strings, with respect to the distance from the tungsten slit, were also analyzed. The scaling of the spacer thickness and hole diameter induced compressive stress on the polysilicon channel. Moreover, the residual stress of polysilicon channel in the string near the tungsten slit had greater compressive stress than the string farther away. The increase in compressive stress in the polysilicon channel degraded the Bit-Line current (I-on) due to stress-induced electron mobility deterioration. Moreover, a threshold voltage shift ( increment V-th) occurred in the negative direction due to conduction band lowering.
- Files in This Item
-
- Appears in
Collections - 서울 공과대학 > 서울 융합전자공학부 > 1. Journal Articles
![qrcode](https://api.qrserver.com/v1/create-qr-code/?size=55x55&data=https://scholarworks.bwise.kr/hanyang/handle/2021.sw.hanyang/140839)
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.