The impact of wafer nanotopography on threshold voltage variation in NAND flash memory cells fabricated with poly-silicon chemical mechanical polishing
- Authors
- Park, Jea-Gun; Park, Jin-Hyung; Kim, Seong-Je; Kanemoto, Manabu; Lee, Gon-Sub
- Issue Date
- Dec-2008
- Publisher
- IOP PUBLISHING LTD
- Citation
- SEMICONDUCTOR SCIENCE AND TECHNOLOGY, v.23, no.12, pp.1 - 8
- Indexed
- SCIE
SCOPUS
- Journal Title
- SEMICONDUCTOR SCIENCE AND TECHNOLOGY
- Volume
- 23
- Number
- 12
- Start Page
- 1
- End Page
- 8
- URI
- https://scholarworks.bwise.kr/hanyang/handle/2021.sw.hanyang/177585
- DOI
- 10.1088/0268-1242/23/12/125030
- ISSN
- 0268-1242
- Abstract
- Based on simulation, the threshold voltage (VT) variation for NAND flash memory cells fabricated with the self-alignment of the poly-silicon floating gate is expected to be related to the peak-to-valley value (PV) of wafer nanotopography. After chemical and mechanical polishing (CMP) of the poly-silicon floating gate, the PV of the remaining height of the poly-silicon floating gate linearly increased with the PV of wafer nanotopography. As a result, the VT variation linearly increased with the PV of the remaining height of the poly-silicon floating gate after CMP. These simulation results show, in particular, that the VT variation of NAND flash memory cells induced by wafer nanotopography becomes larger and larger as the device size becomes smaller and smaller.
- Files in This Item
-
Go to Link
- Appears in
Collections - 서울 공과대학 > 서울 융합전자공학부 > 1. Journal Articles
![qrcode](https://api.qrserver.com/v1/create-qr-code/?size=55x55&data=https://scholarworks.bwise.kr/hanyang/handle/2021.sw.hanyang/177585)
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.