Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Double-Gated Ferroelectric-Gate Field-Effect-Transistor for Processing in Memory

Authors
Kim, MunhyeonLee, KitaeKim, SihyunLee, Jong-HoPark, Byung-GookKwon, Daewoong
Issue Date
Nov-2021
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Keywords
Logic gates; FeFETs; FinFETs; Capacitors; Voltage measurement; Transistors; Switches; Processing-in-memory (PIM); ferroelectric-gate field-effect-transistor (FeFET); Boolean logics
Citation
IEEE ELECTRON DEVICE LETTERS, v.42, no.11, pp.1607 - 1610
Indexed
SCIE
SCOPUS
Journal Title
IEEE ELECTRON DEVICE LETTERS
Volume
42
Number
11
Start Page
1607
End Page
1610
URI
https://scholarworks.bwise.kr/hanyang/handle/2021.sw.hanyang/188924
DOI
10.1109/LED.2021.3116797
ISSN
0741-3106
Abstract
In this letter, we propose a double-gated ferroelectric-gate field-effect-transistor (DG-FeFET) for processing-in-memory (PIM) operations in a single device for the first time. The proposed device is highly compatible with a conventional fin field-effect-transistor (FinFET) process and thus the scalable Fin FeFET with the completely sympatric double gates can be fabricated by adding only one gate metal recess process. After the rigorous calibrations of the ferroelectric and device technology computer aided design (TCAD) models by utilizing the fabricated ferroelectric capacitor and planar FeFET, it is demonstrated that the 16-Boolean logic operations including XNOR, NAND and AND can be stably implemented in a single DG-FeFET through energy-efficient two step operation scheme.
Files in This Item
Go to Link
Appears in
Collections
서울 공과대학 > 서울 융합전자공학부 > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Kwon, Daewoong photo

Kwon, Daewoong
COLLEGE OF ENGINEERING (SCHOOL OF ELECTRONIC ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE