Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

A programmable delay-locked loop based clock multiplier

Authors
Lee, S.Park, G.Kim, H.Kim, J.
Issue Date
2012
Citation
ISOCC 2012 - 2012 International SoC Design Conference, pp.128 - 130
Journal Title
ISOCC 2012 - 2012 International SoC Design Conference
Start Page
128
End Page
130
URI
https://scholarworks.bwise.kr/hongik/handle/2020.sw.hongik/19105
DOI
10.1109/ISOCC.2012.6407056
ISSN
0000-0000
Abstract
This paper presents a programmable delay-locked loop (DLL) based clock multiplier that provides flexible integer clock multiplication for high-performance clocking applications. The proposed DLL-based clock multiplier removes harmonic lock and stuck problems, which allows changing of the input clock frequency and multiplication factor during operation without any external reset. The output frequency range is from 195 MHz to 1.0 GHz with a multiplication factor N = 4, 5, 8, 10, 16, and 20. The proposed clock multiplier, implemented in a 0.18-μm 1.8-V CMOS process, occupies an active area of only 0.14 mm2. This clock multiplier achieves a measured rms and peak-to-peak jitter of 7.11ps and 30.0ps at 1.0 GHz, respectively. © 2012 IEEE.
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Engineering > School of Electronic & Electrical Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Kim, Hyung tak photo

Kim, Hyung tak
Engineering (Electronic & Electrical Engineering)
Read more

Altmetrics

Total Views & Downloads

BROWSE