Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

A Low-Power SerDes for High-Speed On-Chip Networks

Authors
Park, DongjunYoon, JunsubKim, Jongsun
Issue Date
2017
Publisher
IEEE
Citation
PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), pp.252 - 253
Journal Title
PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017)
Start Page
252
End Page
253
URI
https://scholarworks.bwise.kr/hongik/handle/2020.sw.hongik/28175
ISSN
2163-9612
Abstract
This paper presents a 32:1 muxing and 1:32 demuxing serializer/deserializer (SerDes) for low-power on-chip networks. The proposed deserializer employs a digital clock and data recovery (CDR) and uses a multiplying delay-locked loop (MDLL) based frequency multiplier to provide a reference clock for the CDR. The proposed SerDes and MDLL, implemented in a 65 nm CMOS process, achieves a measured data rate of 3.52 Gbps while performing 32:1 parallel-to-serial multiplexing and 1:32 serial-to-parallel de-multiplexing conversion. It occupies an active area of 0.19 mm 2 and consumes 14 mW of power.
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Engineering > School of Electronic & Electrical Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Kim, Jong Sun photo

Kim, Jong Sun
Engineering (Electronic & Electrical Engineering)
Read more

Altmetrics

Total Views & Downloads

BROWSE