Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

A 0.15 to 2.2 GHz All-Digital Delay-Locked Loop

Authors
Park, DongjunPark, GeontaeKim, Jongsun
Issue Date
2017
Publisher
IEEE
Keywords
delay-locked loop; DLL; deskew; DRAM
Citation
2017 IEEE 15TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), pp.261 - 264
Journal Title
2017 IEEE 15TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS)
Start Page
261
End Page
264
URI
https://scholarworks.bwise.kr/hongik/handle/2020.sw.hongik/28184
ISSN
2472-467X
Abstract
A new harmonic-free, fast-locking, all-digital delay-locked loop (DLL) that uses a lock-in pre-search (LPS) algorithm is presented. By adopting a new LPS algorithm that changes the propagation delay of the coarse delay line (CDL) with five delay steps, the DLL is able to find the approximate locking point before the normal operation. The DLL then performs a binary search and a sequential search to achieve fast locking without the harmonic lock problem. Fabricated in a 0.13-mu m CMOS process, the simple digital DLL architecture achieves a wide frequency range of 0.15-to-2.2 GHz and a measured peak-to-peak clock jitter of 7 ps at 2.2 GHz. It achieves a maximum locking time of only 52 clock cycles, consumes 3.1 mW at 1 GHz from a 1.2 V supply, and occupies an active area of 0.046 mm(2).
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Engineering > School of Electronic & Electrical Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Kim, Jong Sun photo

Kim, Jong Sun
Engineering (Electronic & Electrical Engineering)
Read more

Altmetrics

Total Views & Downloads

BROWSE