Flash ADC with Histogram-Driven F oreground Self-Calibration
- Authors
- 박재현; 김병호
- Issue Date
- Nov-2021
- Publisher
- 대한전자공학회
- Citation
- 2021년 대한전자공학회 추계학술대회 논문집, pp 1 - 4
- Pages
- 4
- Indexed
- OTHER
- Journal Title
- 2021년 대한전자공학회 추계학술대회 논문집
- Start Page
- 1
- End Page
- 4
- URI
- https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/115085
- Abstract
- Flash analog to digital converters (ADCs) suffer significantly from their offset voltage variation in sub micron process technology, thereby lower linearity performance. This paper proposes an efficient flash ADC design method to calibrate the linearity error of flash ADC by
wiggling comparators' offset based on histograms. Comparators with variable offset are employed, and their linearity errors can be analyzed and corrected (i.e., calibrated) based on the relationship between the integral nonlinearity (INL) and the ADC decision levels. The behavioral simulation results using an 8 bit ADC showed the DNL and the INL improved by 0.51 LSB and 1.86 LSB, respectively.
- Files in This Item
-
Go to Link
- Appears in
Collections - COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.