Split-Capacitive SAR-ADC based on Efficient Code-Width Calibration
- Authors
- 김병호
- Issue Date
- Nov-2024
- Publisher
- 대한전자공학회
- Citation
- 2024 대한전자공학회 추계학술대회, pp 53 - 56
- Pages
- 4
- Indexed
- OTHER
- Journal Title
- 2024 대한전자공학회 추계학술대회
- Start Page
- 53
- End Page
- 56
- URI
- https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/125050
- Abstract
- Successive-approximation-resistor (SAR) analog-to-digital converter (ADC) suffers from the linearity degraded by mismatch in the bridge capacitor and parasitic capacitances from the least-significant-bit (LSB) capacitor array. This paper proposes a foreground calibration design scheme to apply a perfectly linear ramp signal to an ADC under calibration, and to quantify the errors in the wide code width using the proposed width detection block in the postprocessing manner. To validate the performance of this work, the simulation was performed with a 12-bit split-capacitive SAR ADC, and the DNL and the INL results were reduced (enhanced) by 6.03LSB and 3.01LSB, respectively.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.