Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

A decoupling technique for efficient timing analysis of VLSI interconnects with dynam.ic circuit switching

Authors
Eo, YungseonShin, SeongkyunEisenstadt, WRShim, Jongin
Issue Date
Sep-2004
Publisher
Institute of Electrical and Electronics Engineers
Keywords
delay; interconnect; signal integrity; signal transient; switching pattern; timing uncertainty; very large scale integrated (VLSI) circuits
Citation
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, v.23, no.9, pp.1321 - 1337
Indexed
SCIE
SCOPUS
Journal Title
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
Volume
23
Number
9
Start Page
1321
End Page
1337
URI
https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/46562
DOI
10.1109/TCAD.2004.831571
ISSN
0278-0070
Abstract
In today's high-speed/high-density very large scale integrated (VLSI) circuit designs with coupled interconnect lines, signal transients are strongly correlated with the input switching patterns. Signal-delay variations due to. the input-switching patterns may be more than +/-50% of the delay of an isolated single line. Thus, blind static timing-analysis techniques without consideration of the detailed switching effects may not be accurate enough to meet tight tinting margins for today's deep submicron (DSM)-based VLSI circuits. In this paper, the signal-transient responses of multicoupled interconnect lines due to various, input-switching patterns are analyzed in terms of the effective capacitances and effective inductances. Thereby, the critical delay. line of multicoupled interconnect lines is decoupled into an effective single-isolated line. With the proposed novel decoupling technique for multicoupled interconnect lines, the accurate dynamic delay of Strongly coupled interconnect lines can be readily determined with physical layout information. For example, in switching patterns, the paper shows that the signal delays calculated by using the effective single-line models have excellent agreement with SPICE simulations using the generic coupled interconnect circuit models., That is, the accuracy for both RC-dominant lines and RLC lines is within 10% error (but often within 5% error). Thus, without any significant modification of existing IC computer-aided design frameworks, the technique can be directly as well as usefully employed for accurate timing verification of DSM-based VLSI designs.
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF SCIENCE AND CONVERGENCE TECHNOLOGY > DEPARTMENT OF PHOTONICS AND NANOELECTRONICS > 1. Journal Articles
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher EO, YUNG SEON photo

EO, YUNG SEON
ERICA 공학대학 (SCHOOL OF ELECTRICAL ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE